## Code No: 131AK ## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B.Tech I Year I Semester Examinations, December - 2017 BASIC ELECTRICAL AND ELECTRONICS ENGINEERING (Common to EEE, ECE, CSE, EIE, IT, ETM) Time: 3 hours Max. Marks: 75 Note: This question paper contains two parts A and B. Part A is compulsory which carries 25 marks. Answer all questions in Part A. Part B consists of 5 Units. Answer any one full question from each unit. Each question carries 10 marks and may have a, b, c as sub questions. ## PART- A (25 Marks) | ] | (a)<br>b) | Define unilateral and bilateral elements. Differentiate Independent and Dependent s | sources. | | [2]<br>[3]<br>[2] | |---|-----------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------| | | c) | What is parallel resonance? | | | [3] | | | d) | State maximum power transfer theorem. | A company of the same s | ACT STATE OF | [5] | | | e) | Define ideal and practical resistances. | | | [2] | | | | Define ripple factor. | 5 mar | | -[3] | | | `` | What is early effect? | | | [2] | | | g) | Compare CB and CC Configurations. | | | [3] | | | h) | Differentiate between BJT and JFET. | | | [2] | | | i) | | , <b>t</b> | | เรา | | | j) | Give applications of zener diode. | | | [2] | | | | | | | | ## **PART-B** (50 Marks) 2.a) Explain in detail the volt-ampere relationship of R, L and C elements with neat diagrams. b) Calculate the power absorbed by each component in the circuit shown in below Figure 1. [5+5] Figure: 1 OR 3.a) Explain in detail about the steady state analysis of a series RL circuit with sinusoidal excitation. b) Explain the concept of j-notation. [7+3] - Show that the resonant frequency $\omega_0$ of an RLC series circuit is the geometric mean of $\omega_1$ 4.a) and $\omega_2$ , the lower and upper half power frequencies respectively. b) - A voltage $V = 50 \angle 0^0$ V is applied to a series circuit consisting of fixed inductive reactance $X_L = 5$ ohms and a variable resistance R. Sketch the current locus diagram. - State and explain Thevenin's theorem. 5.a) - Using Thevenin's theorem, find the voltage 'V' in the circuit shown in Figure 2. [4+6] b) - Explain about a Fixed Bias Circuit, and derive the necessary DC currents and voltages. - Derive the expression for the stability "S" of a fixed bias Circuit. [6+4] 7.a) Explain the operation of a full wave bridge rectifier with relevant waveforms. Explain the necessity of filter circuit after the rectifier circuit. b) - Explain the operation of a transistor with relevant diagrams. 8.a) - Derive the relationship between $\alpha$ and $\beta$ of a transistor. b) [4+6] [6+4] - Explain compensation techniques with respect to BJT Biasing. 9.a) b) - Draw the h-parameter model of a CB amplifier and derive the expressions for its voltage gain, current gain, input impedance and output impedance. [4+6] - Draw and explain the typical transfer characteristics of an n-channel JFET. - b) What is pinch-off voltage? Explain. [6+4] - OR 11.a) Explain the V-I characteristics of Tunnel diode. - Discuss the negative resistance property of tunnel diode. [6+4]