Code No.: EC302PC [Time: 3 Hours] the functions. R20 H.T.No. 8 R [Max. Marks: 70] ## CMR ENGINEERING COLLEGE: : HYDERABAD UGC AUTONOMOUS ## II-B.TECH-I-Semester End Examinations (Supply) - February- 2024 DIGITAL SYSTEM DESIGN (ECE) | Note: | This question paper contains two parts A and B. Part A is compulsory which carries 20 marks. Answer all questions in Part A. Part B consists of 5 Units. Answer any one full question from each unit. Each question carries 10 marks and may have a, b, c as sub questions. | on | |-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | | $\underline{PART-A} \tag{20}$ | Marks) | | 1. a) b) c) d) e) f) g) h) i) | Given that (292)10 = (1204)b determine the value of b. State De Morgan's theorem and Duality. Define Minterm and Maxterm. Write the truth table of priority encoder. Write the difference between Latch and Flip flop. What is shift register? Give the classification of them? How many memory locations are addressed using 18 address bits? What is the size of the decoder in 32x10 ROM? Draw the DTL OR gate. Draw the symbol of NMOS and PMOS transistor. | [2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M] | | 2. | Convert the following binary numbers to both 1's and 2's complement (i) 101 (ii) 1011.01 (iii) 11.101 (iv) 10111.10 (v) 0.101. | <b>Marks)</b><br>[10M] | | 3. | OR Realize X-OR gate operation using (i) only NAND gates (ii) only NOR gates. | [10M] | | 4. | Obtain (i) Sum of products form and (ii) Product of sums form for F=x'z'+y'z'+yz'+xy. | [10M] | | 5. | With a neat design procedure, explain the implementation of a 2-bit Magnitude Comparator. | [10M] | | 6. | Give the characteristic table, Truth table, characteristic equation and excitation table for T and DFF. | [10M] | | 7. | OR Draw and explain 4-bit Universal shift register. | [10M] | | 8. | Describe the design procedure of synchronous finite state machine (FSM) by taking serial binary adder as example. | [10M] | | 9. | OR Give the comparison between PROM, PLA and PAL. | [10M] | | 10. | Compare TTL, ECL and CMOS. | [10M] | | 11. | OR What is meant by Tristate logic? Draw the circuit of Tristate TTL logic and explain the functions | [10M] | \*\*\*\*\*\*