Code No.: CS403ES

R20

H.T.No.

8 R

## CMR ENGINEERING COLLEGE: : HYDERABAD UGC AUTONOMOUS

## II-B.TECH-II-Semester End Examinations (Supply) - July- 2024 ANALOG & DIGITAL ELECTRONICS

(Common to CSE, CSC)

[Time: 3 Hours]

[Max. Marks: 70]

Note: This question paper contains two parts A and B.

Part A is compulsory which carries 20 marks. Answer all questions in Part A.

Part B consists of 5 Units. Answer any one full question from each unit. Each question carries 10 marks and may have a, b, c as sub questions.

|                                                       | PART-A                                                                                                                                                                                                                                                                                                                                                                           | (20 Marks)        |                                                              |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------|
| 1. a)<br>b)<br>c)<br>d)<br>e)<br>f)<br>g)<br>h)<br>i) | Classify Semiconductors. What is Peak Inverse Voltage? Draw the circuit symbols of PNP and NPN transistors. What is an amplifier? Give any two differences between BJTs and FETs. Draw the symbols of basic gates. What is Decoder? State the truth table for Half adder. Write the Differences between combinational and sequential logic circuits. Define Flip-flop and latch. |                   | [2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M]<br>[2M] |
|                                                       | PART-B                                                                                                                                                                                                                                                                                                                                                                           | PART-B (50 Marks) |                                                              |
| 2.                                                    | With neat diagram explain the V-I characteristics of a PN junction diode in f bias and reverse bias conditions.  OR                                                                                                                                                                                                                                                              | orward            | [10M]                                                        |
| 3.                                                    | Draw the circuit diagram and explain the working of Full wave rectifier and the expressions for average value, rms value and rectification efficiency.                                                                                                                                                                                                                           | derive            | [10M]                                                        |
| 4.                                                    | With neat sketch, explain the input and output characteristics of Common E configuration.  OR                                                                                                                                                                                                                                                                                    | Base              | [10M]                                                        |
| 5.                                                    | Compare and contrast between CE, CB and CC configurations.                                                                                                                                                                                                                                                                                                                       |                   | [10M]                                                        |
| 6.                                                    | Illustrate the construction and operation of n-channel JFET with neat diagrams.  OR                                                                                                                                                                                                                                                                                              |                   | [10M]                                                        |
| 7.                                                    | For each of the following expressions, construct the corresponding logic circuit AND/OR/INVERT logic.  i) Y=AB(C+D) ii) Z= (W+PQ')'                                                                                                                                                                                                                                              | using             | [10M]                                                        |
| 8.                                                    | Simplify the Boolean function using K-map.<br>$F(w, x, y, z) = \sum_{i=0}^{n} (1, 3, 7, 11, 15) + \sum_{i=0}^{n} d(0, 2, 5).$ OR                                                                                                                                                                                                                                                 |                   | [10M]                                                        |
| 9.                                                    | 10.11                                                                                                                                                                                                                                                                                                                                                                            |                   | [10M]                                                        |

10. Explain the JK and Master slave Flip-flop? Give its timing waveform?

OR

11. Explain the working of 3-bit asynchronous up-down counter with necessary waveform and [10M]

11. Explain the working of 3-bit asynchronous up-down counter with necessary waveform and truth table.

\*\*\*\*\*\*