Code No.: CS8202PC R20 H.T.No. 8 R ## CMR ENGINEERING COLLEGE: : HYDERABAD UGC AUTONOMOUS ## I-M.TECH-II-Semester End Examinations (Regular) - September- 2022 ADVANCED COMPUTER ARCHITECTURE (CSE) | [Time: 3 Hours] Note: 1. Answer any <u>FIVE</u> questions. Each question carries 14 marks. 2. All questions carry equal marks. 3. Illustrate your answers with NEAT sketches wherever necessary. | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------|----------------| | | | | 5X14=70 | | 1. | a)<br>b) | Explain the Evolution of Computer Architecture.<br>List and explain the Program Flow Mechanisms. | [7M]<br>[7M] | | 2. | a)<br>b) | Demonstrate the Evolution of Scalable Computers. Assess the Scalability Metrics and Goals. | [7M]<br>[7M] | | 3. | a)<br>b) | Give brief account of Shared Memory Organizations.<br>Analyze Superscalar Vs Super pipeline Design. | [7M]<br>[7M] | | 4. | a)<br>b) | Evaluate the Snoopy Bus Protocols. Illustrate and Assess the CM-5 Network Architecture. | [7M]<br>[7M] | | 5. | a)<br>b) | Explain the Latency-Hiding Techniques. Compare scalable and multithreaded architectures. | [7M]<br>[7M] | | 6. | a)<br>b) | Briefly assess Multi-vector and SIMD Computers.<br>Compare and Contrast Hardware vs Software parallelism. | [7M]<br>[7M] | | 7. | a)<br>b) | Outline Scalability of Parallel Algorithms.<br>Explain Virtual Memory Technology. | [7M]<br>[7M] | | 8. | a)<br>b) | Explain arithmetic pipeline design. Develop Asynchronous and Synchronous Models of Linear Pipeline Processor | [7M] prs. [7M] |