## JAWAHARLAL NEHRU TECHNOLOGICAL UNIVERSITY HYDERABAD B.Tech II Year II Semester Examinations, May - 2017 ## COMPUTER ORGANIZATION | | COMPUTER ORGANIZATION | | |------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | Time: | (Computer Science and Engineering) 3 Hours | Max. Marks: 75 | | NT. | TI TO THE RESERVE | | | Note: | This question paper contains two parts A and B. Part A is compulsory which carries 25 marks. Answer all que Part B consists of 5 Units. Answer any one full question from each to Each question carries 10 marks and may have a, b, c as sub question | unit. | | | PART- A | | | | | (25 Marks) | | 1.a)<br>b)<br>c)<br>d) | Define the effective address. Explain about Logical and Bit Manipulation Instructions. Explain about the purpose of Input-output interface. Explain about the two-wire control. Explain about auxiliary memory. | [2]<br>[3]<br>[2]<br>[3]<br>[2] | | f)<br>g)<br>h) | What is a bootstrap loader? Explain about the functions of bootstrap Explain about the purpose of Bus High Enable pin in 8086. Explain about condition code flag register in 8086. | loader.[3] [2] [3] | | i)<br>j) | Explain about One-byte instruction in 8086. Explain about FAR PTR and NEAR PTR assembler directive. | [2]<br>[3] | | | PART-B | (50 84 1 ) | | 2. | Write a program to evaluate the arithmetic statement: $X-A-B+C*(D*E-F)$<br>G+H*K | (50 Marks) | | | <ul> <li>a) Using a general register computer with three address instru-</li> <li>b) Using a general register computer with two address instru-</li> <li>OR</li> </ul> | uctions. ctions. [5+5] | | 3.a)<br>b) | Explain about the functions of CPU. Explain about Program Control Instructions. | [5+5] | | 4.a) | Explain about Source-initiated transfer using handshaking and De transfer using handshaking with a neat diagram. | stination-initiated | | b) ** | A CPU with a 20-MHz clock is connected to a memory unit who 40 ns. Formulate a read and write timing diagrams using a RE. WRITE strobe. Include the address in the timing diagram. OR | AD strobe and a [5+5] | | 5.a) | What is the difference between isolated I/O and memory-mapped I advantages and disadvantages of each? | O? What are the | | | Explain about Intel 8089 IOP: | [5+5] | | 00000 | | | | |-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--| | 11.a)<br>b) | Explain about different types of Assembler directives and operators. Write an ALP program to find transpose of a 3×3 matrix. | [5+5] | | | b) | Write an Assembly Language program to perform one byte BCD addition. OR | [5+5] | | | 10.a) | Explain about different instruction formats in 8086. | | | | 9.a)<br>b) | Explain about addressing modes of 8086. Explain about the functions of opcode prefetch queue in an 8086 system. | [5+5] | | | | advantages. | [5+5] | | | 8.a)<br>b) | Explain about the register organization of 8086. Explain about the concept of segmented memory with a neat diagram. Explain about the concept of segmented memory with a neat diagram. | oplain its | | | b) | inactive. Explain about Virtual Memory with the implementation details. | [5+5] | | | 7.a) | Obtain the Boolean function for the match logic of one word in an associative memory taking into consideration a tag bit that indicates whether the word is active or | | | | | b) How many chips are needed to provide a memory capacity of 16K bytes? in words how the chips are to be connected to the address bus. OR | Explain [5+5] | | | 0. | a) How many chips are needed, and how should their address lines be connected to | | |